

# SANYO Semiconductors DATA SHEET



# Monolithic Digital IC – For OA Products Three-Phase Brushless Motor Driver

## Overview

The LB11922 is a pre-driver IC designed for constantspeed control of 3-phase brushless motors. It can be used to implement a motor drive circuit with the desired output capacity (voltage, current) by using discrete transistors for the output stage. It implements direct PWM drive for minimal power loss.

## Features

- Direct PWM drive output
- Speed discriminator + PLL speed control circuit
- Speed lock detection output
- Built-in crystal oscillator circuit
- Forward/reverse switching circuit
- Braking circuit (short braking)
- Full complement of on-chip protection circuits, including lock protection, current limiter, and thermal shutdown protection circuits.

## **Specifications**

#### Absolute Maximum Ratings at Ta = 25°C

| Parameter                   | Symbol              | Conditions                         | Ratings     | Unit |
|-----------------------------|---------------------|------------------------------------|-------------|------|
| Maximum supply voltage      | V <sub>CC</sub> max |                                    | 8           | V    |
| Maximum input current       | IREG max            | VREG pin                           | 2           | mA   |
| Output current              | I <sub>O</sub> max  | UH, VH, WH, UL, VL, and WL outputs | 30          | mA   |
| Allowable power dissipation | Pd max1             | Independent IC                     | 0.62        | W    |
|                             | Pd max2             | When Mounted on the specified PCB  | 1.36        | W    |
| Operating temperature       | Topr                |                                    | -20 to +80  | °C   |
| Storage temperature         | Tstg                |                                    | -55 to +150 | °C   |

\* Specified circuit board :  $114.3 \times 76.1 \times 1.6 \text{mm}^3$  : glass epoxy board

Any and all SANYO Semiconductor Co.,Ltd. products described or contained herein are, with regard to "standard application", intended for the use as general electronics equipment (home appliances, AV equipment, communication device, office equipment, industrial equipment etc.). The products mentioned herein shall not be intended for use for any "special application" (medical equipment whose purpose is to sustain life, aerospace instrument, nuclear control device, burning appliances, transportation machine, traffic signal system, safety equipment etc.) that shall require extremely high level of reliability and can directly threaten human lives in case of failure or malfunction of the product or may cause harm to human bodies, nor shall they grant any guarantee thereof. If you should intend to use our products for applications outside the standard applications, please consult with us prior to the intended use. If there is no consultation or inquiry before the intended use, our customer shall be solely responsible for the use.

Specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.

> SANYO Semiconductor Co., Ltd. www.semiconductor-sanyo.com/network

## Allowable Operating Conditions at $Ta=25^{\circ}C$

| Parameter                         | Symbol          | Conditions    | Ratings    | Unit |
|-----------------------------------|-----------------|---------------|------------|------|
| Supply voltage                    | V <sub>CC</sub> |               | 4.4 to 7.0 | V    |
| Input current range               | IREG            | VREG pin (7V) | 0.2 to 1.5 | mA   |
| FG Schmitt output applied voltage | VFGS            |               | 0 to 7     | V    |
| FG Schmitt output current         | IFGS            |               | 0 to 5     | mA   |
| Lock detection applied voltage    | VLD             |               | 0 to 7     | V    |
| Lock detection output current     | ILD             |               | 0 to 20    | mA   |

# **Electrical Characteristics** at Ta = $25^{\circ}$ C, V<sub>CC</sub> = 6.3V

| Parameter                                       | Symbol                 | Conditions                                                         |                      | Ratings              | r                    | Unit  |  |
|-------------------------------------------------|------------------------|--------------------------------------------------------------------|----------------------|----------------------|----------------------|-------|--|
|                                                 |                        |                                                                    | min                  | nin typ max          |                      |       |  |
| Supply current                                  | ICC1                   |                                                                    |                      | 22                   | 30.5                 | mA    |  |
|                                                 | I <sub>CC</sub> 2      | In stop mode                                                       |                      | 2.4                  | 3.4                  | mA    |  |
|                                                 | I <sub>CC</sub> 3      | $V_{CC} = 5V$                                                      |                      | 21                   | 28                   | mA    |  |
|                                                 | I <sub>CC</sub> 4      | $V_{CC} = 5V$ , In stop mode                                       |                      | 2.1                  | 2.9                  | mA    |  |
| Output saturation voltage 1-1                   | V <sub>O</sub> sat1-1  | At low level : $I_{O} = 400 \mu A$                                 |                      | 0.1                  | 0.3                  | V     |  |
| Output saturation voltage 1-2                   | V <sub>O</sub> sat1-2  | At low level : $I_{O} = 10mA$                                      |                      | 0.8                  | 1.2                  | V     |  |
| Output saturation voltage 2 V <sub>O</sub> sat2 |                        | At high level : I <sub>O</sub> = -20mA                             | V <sub>CC</sub> -1.2 | V <sub>CC</sub> -0.9 |                      | V     |  |
| Hall Amplifier                                  |                        |                                                                    |                      |                      |                      |       |  |
| Input bias current                              | IHB (HA)               |                                                                    | -2                   | -0.1                 |                      | μA    |  |
| Common-mode input voltage range 1               | VICM1                  | When Hall-effect sensors are used                                  | 0.5                  |                      | V <sub>CC</sub> -2.0 | V     |  |
| Common-mode input voltage range 2               | VICM2                  | When one-side biased inputs are used (Hall-effect IC applications) | 0                    |                      | VCC                  | V     |  |
| Hall input sensitivity                          |                        | Sine wave                                                          | 100                  |                      |                      | mVp-p |  |
| Hysteresis width                                | ΔVIN (HA)              |                                                                    | 20                   | 30                   | 50                   | mV    |  |
| Input voltage low $\rightarrow$ high            | VSLH                   |                                                                    | 9                    | 17                   | 29                   | mV    |  |
| Input voltage high $\rightarrow$ low            | VSHL                   |                                                                    | -25                  | -13                  | -5                   | mV    |  |
| PWM oscillator                                  |                        | •                                                                  |                      |                      |                      |       |  |
| Output high-level voltage 1                     | V <sub>OH</sub> (PWM)1 |                                                                    | 3.5                  | 3.8                  | 4.1                  | V     |  |
| Output high-level voltage 2                     | V <sub>OH</sub> (PWM)2 | $V_{CC} = 5V$                                                      | 2.75                 | 3.0                  | 3.25                 | V     |  |
| Output low-level voltage 1                      | V <sub>OL</sub> (PWM)1 |                                                                    | 1.8                  | 2.1                  | 2.4                  | V     |  |
| Output low-level voltage 2                      | V <sub>OL</sub> (PWM)2 | $V_{CC} = 5V$                                                      | 1.45                 | 1.65                 | 1.9                  | V     |  |
| Oscillator frequency                            | f (PWM)                | C = 560pF                                                          |                      | 22                   |                      | kHz   |  |
| Amplitude 1                                     | V (PWM)1               |                                                                    | 1.4                  | 1.7                  | 2.0                  | Vp-p  |  |
| Amplitude 2                                     | V (PWM)2               | $V_{CC} = 5V$                                                      | 1.1                  | 1.35                 | 1.6                  | Vp-p  |  |
| CSD circuit                                     |                        |                                                                    |                      |                      |                      |       |  |
| Output high-level voltage 1                     | V <sub>OH</sub> (CSD)1 |                                                                    | 3.95                 | 4.4                  | 4.85                 | V     |  |
| Output high-level voltage 2                     | V <sub>OH</sub> (CSD)2 | $V_{CC} = 5V$                                                      | 3.15                 | 3.5                  | 3.85                 | V     |  |
| Output low-level voltage 1                      | V <sub>OL</sub> (CSD)1 |                                                                    | 1.1                  | 1.4                  | 1.7                  | V     |  |
| Output low-level voltage 2                      | V <sub>OL</sub> (CSD)2 | V <sub>CC</sub> = 5V                                               | 0.9                  | 1.1                  | 1.3                  | V     |  |
| External capacitor charge current               | ICHG1                  |                                                                    | -13                  | -9                   | -6                   | μA    |  |
| External capacitor discharge current            | ICHG2                  |                                                                    | 8                    | 12                   | 16                   | μA    |  |
| Oscillator frequency                            | f (RK)                 | C = 0.068µF                                                        |                      | 22                   |                      | kHz   |  |
| Amplitude 1                                     | V (RK)1                |                                                                    | 2.65                 | 3.0                  | 3.35                 | Vp-p  |  |
| Amplitude 2                                     | V (RK)2                | V <sub>CC</sub> = 5V                                               | 2.1                  | 2.4                  | 2.65                 | Vp-p  |  |
| Crystal Oscillator                              |                        |                                                                    |                      |                      |                      | 1     |  |
| Operating frequency range                       | fosc                   |                                                                    | 3                    |                      | 10                   | MHz   |  |
| Low-level pin voltage                           | VOSCL                  | IOSC = -0.3mA                                                      |                      | 1.65                 |                      | V     |  |
| High-level pin current                          | IOSCH                  | V <sub>OSC</sub> = V <sub>OSC</sub> L + 0.3V                       |                      | 0.35                 |                      | mA    |  |
| Current Limiter Operation                       |                        |                                                                    | 1                    |                      | 1                    | 1     |  |
| Limiter                                         | VRF                    |                                                                    | 0.235                | 0.260                | 0.285                | V     |  |

| Parameter                              | Symbol                                           | /mbol Conditions                                                       |                      | Ratings              |       | Unit    |
|----------------------------------------|--------------------------------------------------|------------------------------------------------------------------------|----------------------|----------------------|-------|---------|
| i didificici                           | Gymbol                                           | Conditions                                                             | min                  | typ                  | max   | Onit    |
| Thermal Shutdown Operation             | T                                                | 1                                                                      |                      |                      |       |         |
| Thermal shutdown operating temperature | TSD                                              | Design target value *                                                  | 150                  | 180                  |       | °C      |
| Hysteresis width                       | ΔTSD                                             | Design target value *                                                  |                      | 30                   |       | °C      |
| VREG Pin                               | •                                                | •                                                                      |                      |                      |       |         |
| VREG pin voltage                       | VREG                                             | I = 500μA                                                              | 6.6                  | 7.0                  | 7.4   | V       |
| Low-voltage Protection Circuit         | •                                                | •                                                                      |                      |                      |       |         |
| Operating voltage                      | VSDL                                             |                                                                        | 3.55                 | 3.75                 | 4.00  | V       |
| Release voltage                        | ease voltage VSDH                                |                                                                        | 3.85                 | 4.03                 | 4.25  | V       |
| Hysteresis width                       | ΔVSD                                             |                                                                        | 0.18                 | 0.28                 | 0.38  | V       |
| FG Amplifier                           | •                                                |                                                                        |                      |                      |       |         |
| Input offset voltage                   | V <sub>IO</sub> (FG)                             |                                                                        | -10                  |                      | +10   | mV      |
| Input bias current                     | IB (FG)                                          |                                                                        | -1                   |                      | +1    | μA      |
| Output high-level voltage 1            | V <sub>OH</sub> (FG)1                            | IFGI = -0.1mA, No load                                                 | 4.2                  | 4.6                  | 5.0   | V       |
| Output high-level voltage 2            | V <sub>OH</sub> (FG)2                            | IFGI = -0.1mA, No load, V <sub>CC</sub> = 5V                           | 3.6                  | 3.95                 | 4.3   | V       |
| Output low-level voltage 1             | V <sub>OL</sub> (FG)1                            | IFGI = 0.1mA, No load                                                  | 1.3                  | 1.7                  | 2.1   | V       |
| Output low-level voltage 2             | V <sub>OL</sub> (FG)2                            | IFGI = 0.1mA, No load, V <sub>CC</sub> = 5V                            | 0.7                  | 1.05                 | 1.4   | V       |
| FG input sensitivity                   | 021                                              | Gain : 100 ×                                                           | 3                    |                      |       | mV      |
| Schmitt amplitude for the next stage   |                                                  |                                                                        | 100                  | 180                  | 250   | mV      |
| Operating frequency range              |                                                  |                                                                        |                      |                      | 2     | kHz     |
| Open-loop gain                         |                                                  | f (FG) = 2kHz                                                          | 45                   | 51                   |       | dB      |
| Reference voltage                      | VB (FG)                                          |                                                                        | -5%                  | V <sub>CC</sub> /2   | 5%    | V       |
| FGS Output                             | ( )                                              |                                                                        |                      | 00                   |       |         |
| Output saturation voltage              | V <sub>O</sub> (FGS)                             | I <sub>O</sub> (FGS) = 2mA                                             |                      | 0.2                  | 0.4   | V       |
| Output low-level voltage               | IL (FGS)                                         | $V_{O} = V_{CC}$                                                       |                      |                      | 10    | μA      |
| Speed Discriminator Output             | 2()                                              | 0 00                                                                   |                      |                      |       | 1.      |
| Output high-level voltage              | V <sub>OH</sub> (D)                              |                                                                        | V <sub>CC</sub> -1.0 | V <sub>CC</sub> -0.7 |       | V       |
| Output low-level voltage               | V <sub>OL</sub> (D)                              |                                                                        | 00                   | 0.8                  | 1.1   | V       |
| Speed Control PLL Output               | UL ( )                                           |                                                                        |                      |                      |       |         |
| Output high-level voltage              | V <sub>OH</sub> (P)1                             |                                                                        | 4.05                 | 4.30                 | 4.65  | V       |
|                                        | V <sub>OH</sub> (P)2                             | V <sub>CC</sub> = 5V                                                   | 3.25                 | 3.50                 | 3.85  | V       |
| Output low-level voltage               | V <sub>OL</sub> (P)1                             |                                                                        | 1.85                 | 2.15                 | 2.45  | V       |
|                                        | V <sub>OL</sub> (P)2                             | V <sub>CC</sub> = 5V                                                   | 1.25                 | 1.60                 | 1.85  | V       |
| Lock Detection                         |                                                  |                                                                        |                      |                      |       |         |
| Output saturation voltage              | V <sub>OL</sub> (LD)                             | ILD = 10mA                                                             |                      | 0.25                 | 0.4   | V       |
| Output leakage current                 |                                                  | V <sub>O</sub> = V <sub>CC</sub>                                       |                      |                      | 10    | μA      |
| Lock range                             |                                                  |                                                                        | -6.25                |                      | +6.25 | %       |
| Integrator                             |                                                  |                                                                        | 0120                 |                      | 10120 | 70      |
| Input offset voltage                   | V <sub>IO</sub> (INT)                            | Design target value *                                                  | -10                  |                      | +10   | mV      |
| Input bias current                     | IB (INT)                                         |                                                                        | -0.4                 |                      | +0.4  | μA      |
| Output high-level voltage 1            | V <sub>OH</sub> (INT)1                           | IINTI = -0.1mA, No load                                                | 4.1                  | 4.4                  | 4.7   | μ.<br>V |
|                                        |                                                  | IINTI = -0.1mA, No load, $V_{CC} = 5V$                                 | 3.45                 | 3.7                  | 3.95  | V       |
| Output low-level voltage 1             | V <sub>OH</sub> (INT)2<br>V <sub>OL</sub> (INT)1 | $IINTI = 0.1 \text{mA}, \text{ No load}, \text{ V}_{CC} = 3 \text{ V}$ | 1.2                  | 1.4                  | 1.65  | V       |
|                                        |                                                  |                                                                        |                      |                      |       | V       |
| Output low-level voltage 2             | V <sub>OL</sub> (INT)2                           | IINTI = 0.1mA, No load, $V_{CC} = 5V$                                  | 1.1                  | 1.3                  | 1.5   |         |
| Open-loop gain                         |                                                  | Design target                                                          | 45                   | 51                   |       | dB      |
| Gain-bandwidth product                 |                                                  | Design target value *                                                  |                      | 1.0                  |       | MH      |
| Reference voltage                      | VB (INT)                                         | Design target value *                                                  | -5%                  | V <sub>CC</sub> /2   | 5%    | V       |

Note : \* These items are design target values and are not tested.

| Parameter                | Symbol                 | Conditions                                        |                      | Ratings |                 | Linit |  |
|--------------------------|------------------------|---------------------------------------------------|----------------------|---------|-----------------|-------|--|
| Farameter                | Symbol                 | Conditions                                        | min                  | typ max |                 | Unit  |  |
| S/S Pin                  |                        |                                                   |                      |         |                 |       |  |
| Input high-level voltage | V <sub>IH</sub> (S/S)  | V <sub>CC</sub> = 6.3V, 5V                        | 2.0                  |         | V <sub>CC</sub> | V     |  |
| Input low-level voltage  | V <sub>IL</sub> (S/S)  | V <sub>CC</sub> = 6.3V, 5V                        | 0                    |         | 1.0             | V     |  |
| Input open voltage       | V <sub>IO</sub> (S/S)  |                                                   | V <sub>CC</sub> -0.5 |         | VCC             | V     |  |
| Hysteresis width         | ∆V <sub>IN</sub> (S/S) | V <sub>CC</sub> = 6.3V, 5V                        | 0.13                 | 0.22    | 0.31            | V     |  |
| Input high-level current | I <sub>IH</sub> (S/S)  | $VS/S = V_{CC}$                                   | -10                  | 0       | +10             | μA    |  |
| Input low-level current  | I <sub>IL</sub> (S/S)  | VS/S = 0V                                         | -170                 | -118    |                 | μA    |  |
| Pull-up resistance       | RU (S/S)               |                                                   | 37                   | 53.5    | 70              | kΩ    |  |
| F/R Pin                  |                        |                                                   |                      |         |                 |       |  |
| Input high-level voltage | V <sub>IH</sub> (F/R)  | V <sub>CC</sub> = 6.3V, 5V                        | 2.0                  |         | VCC             | V     |  |
| Input low-level voltage  | V <sub>IL</sub> (F/R)  | V <sub>CC</sub> = 6.3V, 5V                        | 0                    |         | 1.0             | V     |  |
| Input open voltage       | V <sub>IO</sub> (F/R)  |                                                   | V <sub>CC</sub> -0.5 |         | VCC             | V     |  |
| Hysteresis width         | ΔV <sub>IN</sub> (F/R) | V <sub>CC</sub> = 6.3V, 5V                        | 0.13                 | 0.22    | 0.31            | V     |  |
| Input high-level current | I <sub>IH</sub> (F/R)  | VF/R = V <sub>CC</sub>                            | -10                  | 0       | +10             | μA    |  |
| Input low-level current  | I <sub>IL</sub> (F/R)  | VF/R = 0V                                         | -170                 | -118    |                 | μA    |  |
| Pull-up resistance       | RU (F/R)               |                                                   | 37                   | 53.5    | 70              | kΩ    |  |
| BR Pin                   |                        |                                                   | •                    |         |                 |       |  |
| Input high-level voltage | V <sub>IH</sub> (BR)   | V <sub>CC</sub> = 6.3V, 5V                        | 2.0                  |         | VCC             | V     |  |
| Input low-level voltage  | V <sub>IL</sub> (BR)   | V <sub>CC</sub> = 6.3V, 5V                        | 0                    |         | 1.0             | V     |  |
| Input open voltage       | V <sub>IO</sub> (BR)   |                                                   | V <sub>CC</sub> -0.5 |         | VCC             | V     |  |
| Hysteresis width         | ∆V <sub>IN</sub> (BR)  | V <sub>CC</sub> = 6.3V, 5V                        | 0.13                 | 0.22    | 0.31            | V     |  |
| Input high-level current | I <sub>IH</sub> (BR)   | VBR = V <sub>CC</sub>                             | -10                  | 0       | +10             | μA    |  |
| Input low-level current  | I <sub>IL</sub> (BR)   | VBR = 0V                                          | -170                 | -118    |                 | μA    |  |
| Pull-up resistance       | RU (BR)                |                                                   | 37                   | 53.5    | 70              | kΩ    |  |
| N Pin                    |                        | -                                                 |                      |         | •               |       |  |
| Input high-level voltage | V <sub>IH</sub> (N)    | V <sub>CC</sub> = 6.3V, 5V                        | 2.0                  |         | VCC             | V     |  |
| Input low-level voltage  | V <sub>IL</sub> (N)    | V <sub>CC</sub> = 6.3V, 5V                        | 0                    |         | 1.0             | V     |  |
| Input open voltage       | V <sub>IO</sub> (N)    |                                                   | V <sub>CC</sub> -0.5 |         | V <sub>CC</sub> | V     |  |
| Hysteresis width         | ΔV <sub>IN</sub> (N)   | V <sub>CC</sub> = 6.3V, 5V, Design target value * | 0.13                 | 0.22    | 0.31            | V     |  |
| Input high-level current | I <sub>IH</sub> (N)    | $V_N = V_{CC}$                                    | -10                  | 0       | +10             | μA    |  |
| Input low-level current  | I <sub>IL</sub> (N)    | $V_{N} = 0V$                                      | -170                 | -118    |                 | μA    |  |
| Pull-up resistance       | RU (N)                 |                                                   | 37                   | 53.5    | 70              | kΩ    |  |

Note : \* These items are design target values and are not tested.

# **Package Dimensions**

unit : mm (typ) 3247A





# Pin Assignment



# **Speed Discriminator Counts**

| Ν            | Number of counts |
|--------------|------------------|
| High or open | 512              |
| Low          | 1024             |

 $f_{FG} = f_{OSC} \div (16 \times < number of counts>)$ 

# **Three-Phase Logic Truth Table** (A high (H) input is the state where $IN^+ > IN^-$ .)

| ltom | F/R = L |     |     | F/R = L $F/R = H$ |     |     | Output |    |
|------|---------|-----|-----|-------------------|-----|-----|--------|----|
| Item | IN1     | IN2 | IN3 | IN1               | IN2 | IN3 | PWM    | -  |
| 1    | н       | L   | Н   | L                 | Н   | L   | VH     | UL |
| 2    | Н       | L   | L   | L                 | Н   | Н   | WH     | UL |
| 3    | н       | Н   | L   | L                 | L   | Н   | WH     | VL |
| 4    | L       | Н   | L   | Н                 | L   | Н   | UH     | VL |
| 5    | L       | Н   | Н   | Н                 | L   | L   | UH     | WL |
| 6    | L       | L   | Н   | Н                 | Н   | L   | VH     | WL |

S/S pin

| Input condition | Condition |
|-----------------|-----------|
| High or open    | Stop      |
| Low             | Start     |

## BRK pin

| Input condition | Condition |
|-----------------|-----------|
| High or open    | Brake     |
| Low             | Released  |

# **Block Diagram**



| Pin Fu  | nctions  | 6                                                                                                                                                                                                                                                          |                                                                                             |
|---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| Pin No. | Pin name | Function                                                                                                                                                                                                                                                   | Equivalent circuit                                                                          |
| 1       | VREG     | 7V shunt regulator output.                                                                                                                                                                                                                                 |                                                                                             |
|         |          |                                                                                                                                                                                                                                                            | Vcc                                                                                         |
| 2       | S/S      | $\begin{array}{l} \mbox{Start/stop control.} \\ \mbox{Low : 0 to 1.0V} \\ \mbox{High : 2.0V to V}_{CC} \\ \mbox{Goes high when left open.} \\ \mbox{Low for start.} \\ \mbox{High or open for stop.} \\ \mbox{The hysteresis is about 0.22V.} \end{array}$ | m         m         m           Vcc         G         3.5kΩ           W         W         2 |
|         |          |                                                                                                                                                                                                                                                            |                                                                                             |
| 3       | F/R      | Forward/reverse control.<br>Low : 0 to 1.0V<br>High : 2.0V to V <sub>CC</sub><br>Goes high when left open.<br>Low for forward.<br>High or open for reverse.<br>The hysteresis is about 0.22V.                                                              |                                                                                             |
| 4       | BR       | Brake control (short braking operation).<br>Low : 0 to 1.0V<br>High : 2.0V to V <sub>CC</sub><br>Goes high when left open.<br>High or open for brake mode operation.<br>The hysteresis is about 0.22V.                                                     | $V_{CC}$                                                                                    |
| 5       | Ν        | Speed discriminator count switching.<br>Low : 0 to 1.0V<br>High : 2.0V to V <sub>CC</sub><br>Goes high when left open.<br>The hysteresis is about 0.22V.                                                                                                   | Vcc                                                                                         |

| Continued | from precedi | ng page.                                                                                                        |                    |
|-----------|--------------|-----------------------------------------------------------------------------------------------------------------|--------------------|
| Pin No.   | Pin name     | Function                                                                                                        | Equivalent circuit |
| 6         | FGS          | FG amplifier output (after the Schmitt circuit).<br>This is an open collector output.                           |                    |
| 7         | LD           | Speed lock detection output.<br>Goes low when the motor speed is within the<br>speed lock range ( $\pm$ 6.25%). |                    |
| 8         | DOUT         | Speed discriminator output. Acceleration $\rightarrow$ high, deceleration $\rightarrow$ low                     |                    |
| 9         | POUT         | Speed control system PLL output.<br>Outputs the phase comparison result for<br>CLK and FG.                      | v <sub>cc</sub>    |
| 10        | INT IN       | Integrating amplifier inverting input.                                                                          |                    |

| Continued | from precedi | ng page.                                                                                                                                                                                                                                                                                                                                                                       |                                                                    |
|-----------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| Pin No.   | Pin name     | Function                                                                                                                                                                                                                                                                                                                                                                       | Equivalent circuit                                                 |
| 11        | INT OUT      | Integrating amplifier output (speed control).                                                                                                                                                                                                                                                                                                                                  |                                                                    |
| 12        | PWM          | PWM oscillator frequency setting.<br>Connect a capacitor between this pin and<br>ground.                                                                                                                                                                                                                                                                                       |                                                                    |
|           |              |                                                                                                                                                                                                                                                                                                                                                                                |                                                                    |
| 13        | CSD          | Sets the operating time of the constrained-rotor<br>protection circuit.<br>Reference signal oscillator used when the<br>clock signal is cut off and to prevent<br>malfunctions.<br>The protection function operating time can be<br>set by connecting a capacitor between this pin<br>and ground.<br>This pin also functions as the logic circuit block<br>power-on reset pin. | V <sub>CC</sub> Reset circuit •                                    |
| 15<br>16  | XO<br>XI     | Oscillator circuit connections.<br>XO : Output pin<br>XI : Input pin<br>A reference clock can be generated by<br>connecting an oscillator element to these pins.<br>If an external clock with a frequency of a few<br>MHz is used, input that signal through a series<br>resistor of about 5.1kΩ.<br>The XO pin must be left open in this case.                                | VCC<br>VCC<br>VCC<br>VCC<br>VCC<br>VCC<br>VCC<br>VCC<br>VCC<br>VCC |
| 18        | FGOUT        | FG amplifier output.<br>This pin is connected to the FG Schmitt<br>comparator circuit internally in the IC.                                                                                                                                                                                                                                                                    | FG Schmitt comparator                                              |

# LB11922

| Continued | from precedi                           | ng page.                                                                                                                                                                                                                                   |                                                                                                                                       |
|-----------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Pin No.   | Pin name                               | Function                                                                                                                                                                                                                                   | Equivalent circuit                                                                                                                    |
| 19<br>20  | FGIN <sup>+</sup><br>FGIN <sup>+</sup> | FG amplifier inputs.<br>FGIN <sup>-</sup> : FG amplifier inverting input<br>FGIN <sup>+</sup> : FG amplifier noninverting input<br>Insert capacitors between these<br>pins (which have a potential of 1/2<br>V <sub>CC</sub> ) and ground. | VCC $\downarrow$ |
| 21        | RFGND                                  | Output current detection.<br>Connect a resistor between this pin and<br>ground.                                                                                                                                                            |                                                                                                                                       |
| 22        | RF                                     | Output current detection.<br>Connect a resistor between this pin and<br>ground.<br>The output limitation maximum current, I <sub>OUT</sub> ,<br>is set to be 0.26/Rf by this resistor.                                                     |                                                                                                                                       |
| 23        | GND                                    | Ground connection.                                                                                                                                                                                                                         |                                                                                                                                       |
| 24        | UL                                     | Outputs (that are used to drive external                                                                                                                                                                                                   | Vcc                                                                                                                                   |
| 25<br>26  | UH<br>VL                               | transistors).<br>These are push-pull outputs.                                                                                                                                                                                              |                                                                                                                                       |
| 27        | VH                                     | The PWM duty is controlled on the UH, VH, and                                                                                                                                                                                              |                                                                                                                                       |
| 28<br>29  | WL<br>WH                               | WH side of these outputs.                                                                                                                                                                                                                  | 24)26)28<br>(25)27)29<br>777 777 777                                                                                                  |
| 30        | VCC                                    | Power-supply voltage.<br>Connect a capacitor between this pin and<br>ground for power supply stabilization.                                                                                                                                |                                                                                                                                       |
| 31<br>32  | IN3 <sup>-</sup><br>IN3 <sup>+</sup>   | Hall-effect device inputs.<br>The input is seen as a high-level input when                                                                                                                                                                 | Vcc                                                                                                                                   |
| 32        | IN3 <sup>+</sup>                       | IN <sup>+</sup> > IN <sup>-</sup> , and as a low-level input for the                                                                                                                                                                       |                                                                                                                                       |
| 34        | IN2+                                   | opposite state.                                                                                                                                                                                                                            |                                                                                                                                       |
| 35<br>36  | IN1 <sup>-</sup><br>IN1 <sup>+</sup>   | If noise on the Hall-effect device signals is a problem, insert capacitors between the corresponding IN <sup>+</sup> and IN <sup>-</sup> inputs.<br>The logic high state indicates that $V_{IN}^+ > V_{IN}^-$ .                            | 32 34 36 500Ω                                                                                                                         |
| 14<br>17  | NC                                     | These are unconnected pins, and can be used for wiring.                                                                                                                                                                                    |                                                                                                                                       |

## LB11922





Sample Application Circuit 2 (PNP + NPN, Hall-effect sensor application)



## LB11922 Description

## 1. Speed Control Circuit

This IC implements speed control using the combination of a speed discriminator circuit and a PLL circuit. The speed discriminator circuit outputs (This counts a single FG period.) an error signal once every two FG periods. The PLL circuit outputs an error signal once every one FG Period. As compared to the earlier technique in which only a speed discriminator circuit was used, the combination of a speed discriminator and a PLL circuit allows variations in motor speed to be better suppressed when a motor that has large load variations is used. The FG servo frequency (f<sub>FG</sub>) is controlled to have the following relationship with the crystal oscillator frequency (f<sub>OSC</sub>).

 $f_{FG} = f_{OSC} \div (16 \times < number of counts>)$ 

| N            | Number of counts |  |
|--------------|------------------|--|
| High or open | 512              |  |
| Low          | 1024             |  |

Therefore it is possible to implement half-speed control without switching the clock frequency by using combinations of the N1 = high, N2 = low state and other setting states.

## 2. Reference Clock

This IC supports the use of either of the following methods for providing the speed control reference clock. (1) Crystal oscillator

Use a circuit consisting of a crystal and capacitors such as the one shown below to implement a crystal oscillator.



C1 : Used to prevent oscillation at upper harmonic frequencies.

C2 : Used for stabilization and to prevent oscillation at upper harmonic frequencies.

C3 : Used for oscillator coupling.

| Oscillator frequency (MHz) | C1 (pF) | C2 (pF) | C3 (pF) | (Values provided for reference purposes) |
|----------------------------|---------|---------|---------|------------------------------------------|
| 3 to 5                     | 39      | 10      | 47      |                                          |
| 5 to 8                     | 10      | 10      | 47      |                                          |
| 8 to 10                    | 5       | 10      | 22      |                                          |

This circuit and these component values are only provided for reference purposes. When implementing a crystal oscillator in an application, it is necessary to consult the manufacturer of the crystal to verify that problems will not occur due to interactions between stray capacitances due to wiring in the PCB and the crystal. Notes :

The capacitor C1 is effective at lowering negative resistance values at high frequencies, but care is required to assure that it does not excessively reduce the negative resistance at the fundamental frequency.

Since this crystal oscillator circuit is a high-frequency circuit, it can be easily influenced by stray capacitances on the PCB. To minimize stray capacitances, keep connections between external components as short as possible and use narrower line widths in the PCB patter.

The C1 and C2 ground lines must be as short as possible, and must be connected to the IC's ground pin (pin 23, GND). If the PCB lines are excessively long, the oscillator circuit may be influenced by fluctuations in the ground line voltage when, for example, the motor is overloaded, and the oscillator frequency may change. The C1 and C2 ground lines can be made shorter by using the NC pins next to the XI and XO pins for the C1 and C2 ground, and connecting those pins across the back of the IC to the IC GND pin.

## LB11922

(2) External clock (A frequency equivalent to that of the crystal oscillator circuit : a few MHz)

If a signal from an external signal source with a frequency equivalent to that of the crystal oscillator circuit is used, input that signal to the IC through a series resistor (example value :  $5.1k\Omega$ ). In this case, the XO pin must be left open.

Input signal levels (signal source) Low-level voltage : 0 to 0.8V High-level voltage : 2.5 to 5.0V

## 3. Output Drive Circuit

To reduce power loss in the output, this IC adopts the direct PWM drive technique. The output transistors (which are external to the IC) are always saturated when on, and the motor drive output is adjusted by changing the duty with which the output is on. The PWM switching is performed on the high side for each phase (UH, VH, and WH). The PWM switching side in the output can be selected to be either the high or low side depending on how the external transistors are connected.

## 4. Current Limiter Circuit

The current limiter circuit limits the (peak) current at the value  $I = V_{RF}/R_f$  ( $V_{RF} = 0.26V$  (typical),  $R_f$ : current detection resistor). The current limitation operation consists of reducing the output duty to suppress the current. High accuracy detection can be achieved by connecting the RF and RFGND pin lines near the ends of the current detection resistor ( $R_f$ ).

## 5. Speed Lock Range

The speed lock range is  $\pm 6.25\%$  of the fixed speed. When the motor speed is in the lock range, the LD pin (an open collector output) goes low. If the motor speed goes out of the lock range, the motor on duty is adjusted according to the speed error to control the motor speed to be within the lock range.

## 6. Notes on the PWM Frequency

The PWM frequency is determined by the capacitor (F) connected to the PWM pin.

When  $V_{CC} = 6.3V : f_{PWM} \approx 1/(82000 \times C)$ 

When  $V_{CC} = 5.0V : f_{PWM} \approx 1/(66000 \times C)$ 

A PWM frequency of between 15 and 25kHz is desirable. If the PWM frequency is too low, the motor may resonate at the PWM frequency during motor control, and if that frequency is in the audible range, that resonation may result in audible noise. If the PWM frequency is too high, the output transistor switching loss will increase. To make the circuit less susceptible to noise, the connected capacitors must be connected to the GND pin (pin 23) with lines that are as short as possible.

## 7. Hall effect sensor input signals

An input amplitude of over 100mVp-p is desirable in the Hall effect sensor inputs. The closer the input waveform is to a square wave, the lower the required input amplitude. Inversely, a higher input amplitude is required the closer the input waveform is to a triangular wave. Also note that the input DC voltage must be set to be within the commonmode input voltage range.

If noise on the Hall inputs is a problem, that noise must be excluded by inserting capacitors across the inputs. Those capacitors must be located as close as possible to the input pins.

When the Hall inputs for all three phases are in the same state, all the outputs will be in the off state.

If a Hall sensor IC is used to provide the Hall inputs, those signals can be input to one side (either the + or - side) of the Hall effect sensor signal inputs as 0 to  $V_{CC}$  level signals if the other side is held fixed at a voltage within the common-mode input voltage range that applies when a Hall effect sensors are used.

## 8. Forward/Reverse Switching

The motor rotation direction can be switched using the F/R pin. However, the following notes must be observed if the motor direction is switched while the motor is turning.

- This IC is designed to avoid through currents when switching directions. However, increases in the motor supply voltage (due to instantaneous return of motor current to the power supply) during direction switching may cause problems. The values of the capacitors inserted between power and ground must be increased if this increase is excessive.
- If the motor current after direction switching exceeds the current limit value, the PWM drive side outputs will be turned off, but the opposite side output will be in the short-circuit braking state, and a current determined by the motor back EMF voltage and the coil resistance will flow. Applications must be designed so that this current does not exceed the ratings of the output transistors used. (The higher the motor speed at which the direction is switched, the more severe this problem becomes.)

#### 9. Brake Switching

The LB11922 provides short-circuit braking implemented by turning the output transistors for the high side for all phases (UH, VH, and WH) on. (The opposite side transistors are turned off for all phases.) Note that the current limiter does not operate during braking. During braking, the duty is set to 100%, regardless of the motor speed. The current that flows in the output transistors during braking is determined by the motor back EMF voltage and the coil resistance. Applications must be designed so that this current does not exceed the ratings of the output transistors used. (The higher the motor speed at which braking is applied, the more severe this problem becomes.)

The braking function can be applied and released with the IC in the start state. This means that motor startup and stop control can be performed using the brake pin with the S/S pin held at the low level (the start state).

## 10. Constraint Protection Circuit

The LB1922M includes an on-chip constraint protection circuit to protect the IC and the motor in motor constraint mode. If the LD output remains high (indicating the locked state) for a fixed period in the start state, the upper side (external) transistors are turned off. This time is set by the capacitance of the capacitor attached to the CSD pin.

When  $V_{CC} = 6.3V$ : The set time (in seconds) is  $74 \times C$  ( $\mu$ F)

When  $V_{CC} = 5.0V$ : The set time (in seconds) is  $60 \times C$  ( $\mu$ F)

To clear the rotor constrained protection state, the application must either switch to the stop state for a fixed period (about 1ms or longer) or turn off and reapply power.

If the rotor constrained protection circuit is not used, a  $220k\Omega$  resistor and a 1500pF capacitor must be connected in parallel between the CSD pin and ground. Since the CSD pin also functions as the power-on reset pin, if the CSD pin were connected directly to ground, the IC would go to the power-on reset state and motor drive operation would remain off. The power-on reset state is cleared when the CSD pin voltage rises above a level of about 0.64V.

#### 11. Low-Voltage Protection Circuit

The LB11922 includes a low-voltage protection circuit to protect against incorrect operation when power is first applied or if the power-supply voltage ( $V_{CC}$ ) falls. The (external) upper side output transistors are turned off if  $V_{CC}$  falls under about 3.75V (tpyical), and this function is cleared at about 4.0V (typical).

#### 12. Power Supply Stabilization

Since this IC is used in applications that draw large output currents, the power-supply line is subject to fluctuations. Therefore, capacitors with capacitances adequate to stabilize the power-supply voltage must be connected between the  $V_{CC}$  pin and ground. If diodes are inserted in the power-supply line to prevent IC destruction due to reverse power supply connection, since this makes the power-supply voltage even more subject to fluctuations, even larger capacitors will be required.

#### 13. Ground Lines

The signal system ground and the output system ground must be separated and a single ground point must be taken at the connector. Since the output system ground carries large currents, this ground line must be made as short as possible.

Output system ground ... Ground for Rf and the output diodes

Signal system ground ... Ground for the IC and the IC external components

## 14. VREG Pin

If a motor drive system is formed from a single power supply, the VREG pin (pin 1) can be used to create the powersupply voltage (about 6.3V) for this IC. The VREG pin is a shunt regulator and generates a voltage of about 7V by passing a current through an external resistor. A stable voltage can be generated by setting the current to value in the range 0.2 to 1.5mA. The external transistors must have current capacities of at least 80mA (to cover the I<sub>CC</sub> + Hall bias current + output current <source> requirements) and they must have voltage handling capacities in excess of the motor power-supply voltage. Since the heat generated by these transistor may be a problem, heat sinks may be required depending on the packages used. If the IC power-supply voltage (4.4 to 7.0V) is provided from an external circuit, apply that voltage directly to the  $V_{CC}$  pin (pin 30). In that case, the VREG pin must either be left open or connected to ground.

## 15. FG Amplifier

The FG amplifier is normally implemented as a filter amplifier such as that shown in the application circuits to reject noise. Since a clamp circuit has been added at the FG amplifier output, the output amplitude is clamped at about 3Vp-p, even if the gain is increased.

Since a Schmitt comparator is inserted after the FG amplifier, applications must set the gain so that the amplifier output amplitude is at least 250mVp-p. (It is desirable that the gain be set so that the amplitude is over 0.5Vp-p at the lowest controlled speed to be used.)

The capacitor inserted between the FGIN<sup>+</sup> pin (pin 20) and ground is required for bias voltage stabilization. To make the connected capacitor as immune from noise as possible, connect this capacitor to the GND pin (pin 23) with a line that is as short as possible.

## 16. Integrating Amplifier

The integrating amplifier integrates the speed error pulses and the phase error pulses and converts them to a speed command voltage. At the same time it also sets the control loop gain and frequency characteristics using external components.

#### 17. NC pin

Since the NC pins are electrically open with respect to the IC itself, they can be used as intermediate connection points for lines in the PCB pattern.

- SANYO Semiconductor Co.,Ltd. assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein.
- SANYO Semiconductor Co.,Ltd. strives to supply high-quality high-reliability products, however, any and all semiconductor products fail or malfunction with some probability. It is possible that these probabilistic failures or malfunction could give rise to accidents or events that could endanger human lives, trouble that could give rise to smoke or fire, or accidents that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO Semiconductor Co.,Ltd. products described or contained herein are controlled under any of applicable local export control laws and regulations, such products may require the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written consent of SANYO Semiconductor Co.,Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO Semiconductor Co.,Ltd. product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production.
- Upon using the technical information or products described herein, neither warranty nor license shall be granted with regard to intellectual property rights or any other rights of SANYO Semiconductor Co.,Ltd. or any third party. SANYO Semiconductor Co.,Ltd. shall not be liable for any claim or suits with regard to a third party's intellctual property rights which has resulted from the use of the technical information and products mentioned above.

This catalog provides information as of August, 2008. Specifications and information herein are subject to change without notice.